Part Number Hot Search : 
IL255 21002 BYV32 1N5262 89620B 1N5262 2164A51E TS512MMC
Product Description
Full Text Search
 

To Download CXD2073S Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 CXD2073S
Digital Comb Filter (NTSC) For the availability of this product, please contact the sales office.
Description The CXD2073S is an adaptive comb filter compatible with NTSC system, and provide high-precision Y/C separation with a single chip. Features * Y/C separation by adaptive processing * Horizontal aperture compensation circuit * 8-bit A/D converter (1 channel) * 8-bit D/A converter (2 channels) * One 1H delay line * Clamp circuit Absolute Maximum Ratings (Ta = 25C, VSS = 0V) * Supply voltage DVDD VSS - 0.5 to +7.0 V DAVD VSS - 0.5 to +7.0 V ADVD VSS - 0.5 to +7.0 V PLVD VSS - 0.5 to +7.0 V * Input voltage VI VSS - 0.5 to VDD +0.5 V * Output voltage VO VSS - 0.5 to VDD +0.5 V * Operating temperature Topr -20 to +75 C * Storage temperature Tstg -55 to +150 C Recommended Operating Conditions * Supply voltage DVDD 5.0 0.25 DAVD 5.0 0.25 ADVD 5.0 0.25 PLVD 5.0 0.25 * Operating temperature Topr -20 to +75 30 pin SDIP (Plastic)
Structure Silicon gate CMOS IC Applications Y/C separation for color TVs and VCRs
V V V V C
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
-1-
E97412B86-PS
CXD2073S
Pin Configuration (Top View)
PLVD PLVS
1 2
30 VCV 29 CPO 28 CKSL 27 FIN 26 TST1 25 TST2 24 DVSS 23 DVDD 22 DVDD 21 DVSS 20 TST3 19 APCN 18 MOD1 17 MOD2
CLPEN 3 CLPO 4 ADIN 5
ADVS 6 ADVD 7
ACO 8 DAVD 9 AYO 10 DAVS 11 VRF 12 VG 13 VB 14 IRF 15
16 INIT
Block Diagram
DL
D/A
10 AYO
ADIN 5
A/D
1H
Chroma Output Block
D/A
8 ACO
CLPO 4
Clamp
Logic Operation Block 1/4
FIN 27
VCO SEL Internal clock
29
30
28
VCV
-2-
CKSL
CPO
CXD2073S
Pin Description Pin No. 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 Symbol PLVD PLVS CLPEN CLPO ADIN ADVS ADVD ACO DAVD AYO DAVS VRF VG VB IRF INIT MOD2 MOD1 APCN TST3 DVSS DVDD DVDD DVSS TST2 TST1 FIN I/O -- -- I O I -- -- O -- O -- I O O O I I I I O -- -- -- -- O I I Description Analog power supply for PLL (+5V) Analog ground for PLL Clamp enable L: Clamp function is enabled. Set to L when the internal clamp is used. H: Clamp function is disabled. Set to H when the internal clamp is not used. Connect to ADIN when clamp circuit is used. Leave this pin open when clamp circuit is not used. Comb filter analog input (A/D converter input) Analog ground for A/D converter Analog power supply for A/D converter (+5V) Analog chroma signal output Analog power supply for D/A converter (+5V) Analog luminance signal output Analog ground for D/A converter D/A converter reference voltage setting. Sets the full-scale value for D/A converter. Connect to DAVD via a capacitor of approximately 0.1F. Connect to DAVS via a capacitor of approximately 0.1F. Connect a resistor of 16 times (16R) that of the output resistor "R" of AYO pin. Test. Normally, fix to Low. Y/C separation status setting pins MOD2 MOD1 L L Adaptive processing mode L H BPF separation fixed mode H L Y through mode H H Simple comb mode Aperture compensation switching L: Aperture compensation OFF H: Aperture compensation ON Test. Normally, leave this pin open. Digital ground Digital power supply (+5V) Digital power supply (+5V) Digital ground Test. Normally, leave this pin open. Test. Normally, fix to Low. Clock input. Input burst-locked clock. Input fsc when the PLL is used. Input 4fsc when the PLL is not used. PLL control. L: When the PLL is not used. The 4fsc clock input to FIN is supplied internally. H: When the PLL is used. The 4fsc clock from VCO oscillation output is supplied internally. Phase comparison output for the internal PLL. Leave open when the PLL is not used. VCO oscillation control voltage input for the internal PLL. Connect to PLVS when the PLL is not used.
28
CKSL
I
29 30
CPO VCV
O I
-3-
CXD2073S
Electrical Characteristics Item Symbol DVDD Supply voltage ADVD DAVD PLVD Operating temperature Supply current High level input voltage Low level input voltage High level output voltage Low level output voltage Logical Vth Input voltage Feedback resistor Topr IDD VIH VIL VOH VOL LVth VIN RFB FIN (Pin 27) -- Clock 14MHz -- Conditions
(VDD = 5 0.25V, VSS = 0V, Ta = -20 to +75C) Min. Typ. Max. Unit
4.75
5.0
5.25
V
-20 -- VDD x 0.7 VSS VDD - 0.8 VSS -- 0.5 250k
-- 55 -- -- -- -- VDD/2 -- 1M
+75 80 VDD VDD x 0.3 VDD 0.4 -- VDD 2.5M
C mA V V V V V Vp-p
CMOS level (Pin 3, 16 to 19, 26, 28) IOH = -2mA (Pin 20 and 25) IOL = 4mA (Pin 20 and 25)
A/D Converter Characteristics Item Resolution Max. conversion speed Analog input band width Input bias Differential linearity error Integral linearity error n fmax BW BOTTOM TOP - BOTTOM ED EL -3dB Symbol Conditions Min. -- 14.3 -- 0.48 1.96 -1.0 -3.0
(VDD = 5V, Ta = 25C, f = 10MHz) Typ. 8 -- 18 0.52 2.08 -- -- Max. -- -- -- 0.56 2.22 +1.0 +3.0 Unit bit MSPS MHz V V LSB LSB
D/A Converter Characteristics Item Resolution Max. conversion speed Differential linearity error Integral linearity error Output full-scale voltage Output full-scale current Output offset voltage Precision guaranteed output voltage range n fmax ED EL VFS IFS VOS VOC Symbol
(VDD = 5V, VRF = 2V, IRF = 3.3k, R = 200, Ta = 25C, f = 10MHz) Conditions Min. -- -- -- -- -- -- -- -- 14.3 -0.8 -2.0 1.805 -- -- 1.8 Typ. 8 -- -- -- 1.90 9.5 -- -- Max. -- -- +0.8 +2.0 1.995 15 1.0 2.1 Unit bit MSPS LSB LSB V mA mV V
-4-
CXD2073S
Clamp Item Clamp level1 1 Sync tip clamp CLV Symbol Conditions Min. --
(VDD = 5V, Ta = 25C, f = 10MHz) Typ. 0.67 Max. -- Unit V
Description of Functions * Horizontal aperture compensation Compensates aperture degradation accompanied by D/A conversion. This compensation is effective for the following modes; adaptive processing, Y through, and simple comb modes. * Switching of Y/C separation modes The following four modes can be set; however, the adaptive processing mode or Y through mode is normally used. (1) Adaptive processing mode This mode detects interline correlation, switches between comb filter processing and BPF processing, and operates Y/C separation. (2) Y through mode The composite video signal input from ADIN (Pin 5) is A/D converted. It is also D/A converted, and then output from AYO (Pin 10). At this time, the output of ACO (Pin 8) is the same output as that of adaptive processing mode. (3) BPF mode C signal is generated by passing composite video signal through BPF. Y output is a signal in which the C signal generated is subtracted from input composite video signal. (4) Simple comb mode Y/C separation is operated by the comb filter processing forcibly. Modes Adaptive processing mode Y through mode BPF mode Simple comb mode * Selection Pin Setting Table Pin No. 3 17 18 19 28 Symbol CLPEN MOD2 MOD1 APCN CKSL H Internal clamp not used See the table above. Horizontal aperture compensation ON Internal 4-multiple PLL used -5- Horizontal aperture compensation OFF Internal 4-multiple PLL not used L Internal clamp used MOD1 (Pin 18) L L H H MOD2 (Pin 17) L H L H
CXD2073S
Application Circuit for D/A Converter
9 10 0.1
DAVD
AYO 10 200 (R) 3k
Y OUT
11 DAVS
VRF 12 2k 3.3k IRF 15 (R') 0.1
ACO
8 200 (R) 0.1
C OUT
VG 13 0.1 VB 14
: analog power supply 5V
: analog ground
* Method of selecting output resistance The CXD2073S has a built-in current output-type D/A converter. To obtain the output voltages, connect resistors to AYO and ACO pins. VFS = IFS x R Here, VFS is output full-scale voltage, IFS is output full-scale current, and R is the output resistance connected to each IO. In addition, connect a resistance of 16 times the output resistor to the reference current pin IRF. In the case where the value comes to be impractical, use a value of resistance as close to the value calculated as possible. At that time, VFS = VRF x 16 x R/R'. R is the output resistance connected to each IO, R' is the resistance connected to IRF, and VRF is the VRF pin voltage. Power consumption can be reduced by using higher resistance values, but then glitch energy and data settling time increase contrastingly. Select optimum resistance values according to the system applications. In case of the circuit above, VFS = 2 [V] x 16 x 0.2k/3.3k 1.93 [V], IFS = 1.93/0.2k 9.65 [mA].
-6-
CXD2073S
Notes on Operation * Power supply, ground Separate the analog and digital systems around the device to reduce noise effect. Both analog and digital VDD are respectively bypassed to VSS as close to these VDD and VSS pins as possible through ceramic capacitors of approximately 0.1F. Also, layout the power supply and ground pattern of the board substrate as wide as possible to lower impedance. * Clock Use the burst-locked clock. Separate the clock line on the board substrate as far as possible from analogrelated pins, analog power supply, and analog ground. * ADIN (analog input signal) (1) Low impedance drive The input signal to ADIN (Pin 5) should be driven at the low impedance and its wiring should be as short as possible. (2) Input level Set the input signal peak-to-peak value VPP to 1.75V or less. Additionally, VPP is recommended to be 1.3V or more since the A/D converter input dynamic range should be made as large as possible.
C 2.60V (Reference top voltage typical value for internal A/D converter)
B
VPP
0.67V (Sync tip clamp level) A 0.52V (Reference bottom voltage typical value for internal A/D converter)
The DC level at the ADIN pin is as shown in the diagram above when the internal sync tip clamp is used. Labeling the internal D/A converter AYO output full-scale voltage as VFS, the correspondence between the ADIN pin voltage and AYO output pin voltage (DC level) is as follows; DC voltage at point A 0 [V] DC voltage at point B AYO maximum output voltage [V] DC voltage at point C VFS [V] The VFS is the AYO output voltage generated when the voltage equivalent to the point C is input. * Internal delay The delay from the internal A/D converter to the D/A converter output is 21.5 clocks + ns (: D/A converter analog output delay = approximately 20ns). The 21.5 clocks are the sum of the clocks shown below; A/D converter : 3.5 clocks ("0.5" is for fetching the data at the fall of the clock.) Internal logic : 17 clocks D/A converter : 1 clock
-7-
CXD2073S
Application Circuit (1) When the fsc clock is used
X'tal 3.58MHz
Clock Generator
Burst-locked Clock
HL 56k
0.001 0.1
H LH LH L D5V 0.1
MOD1
MOD2
14
560
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
CKSL
DVDD
DVDD
TST1
DVSS
CPO
TST3
VCV
APCN
TST2
DVSS
FIN
0.022
CLPEN
A5V
ADVD
DAVD
CLPO
ADVS
PLVD
DAVS
PLVS
ADIN
ACO
AYO
VRF
1
2
3
4
5
6
7
8
9
10
11
12
13
15
10 0.1 0.1 200 A5V LH A5V 0.1 200 5k A5V A5V 0.1 0.1 3.3k
LPF Composite video input 10 LPF Y output
analog power supply (5V) analog ground digital power supply (5V) digital ground H: CMOS High level L: CMOS Low level LPF C output
Recommended LPF: TH327LSJS-2513LCAS (TOKO) (-3dB at 8MHz)
Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.
-8-
IRF
VG
VB
INIT
CXD2073S
(2) When the 4fsc clock is used
X'tal 14.3MHz
Clock Generator
Burst-locked Clock
HL
0.001 0.1
H LH LH L D5V 0.1
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
MOD1
MOD2
14
CKSL
DVDD
DVDD
TST1
DVSS
CPO
TST3
VCV
APCN
TST2
DVSS
FIN
CLPEN
ADVD
DAVD
CLPO
ADVS
PLVD
DAVS
PLVS
ADIN
ACO
AYO
VRF
1
2
3
4
5
6
7
8
9
10
11
12
13
15
10 0.1 0.1 200 A5V LH A5V 0.1 200 5k A5V 0.1 0.1 3.3k
LPF Composite video input 10 LPF Y output
analog power supply (5V) analog ground digital power supply (5V) digital ground H: CMOS High level L: CMOS Low level LPF C output
Recommended LPF: TH327LSJS-2513LCAS (TOKO) (-3dB at 8MHz)
Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.
-9-
IRF
VG
VB
INIT
CXD2073S
Example of Representative Characteristics
Analog I/O amplitude ratio vs. VRF pin voltage
Input signal peak-to-peak voltage 1.75V
Analog I/O amplitude ratio
1.5 Output amplitude Input amplitude 1.0 Input ADIN AYO VRF 0.5 D/A output amplitude A/D input amplitude 1 VRF [V] 2 CXD2073S R 200
Output full-scale voltage vs. Ambient temperature
VFS - Output full-scale voltage [V]
1.95
1.90 VDD = 5V VRF = 2V IRF = 3.3k R = 200
0
25 -25 0 50 75 Ta - Ambient temperature [C]
AYO (Y output) frequency response
0
Gain ratio [dB]
-1
Input
ADIN AYO
R 200
Gain for f = f [MHz] Gain for f = 0.5 [MHz] -2
CXD2073S
0.5
1 2 Frequency [MHz]
5
- 10 -
CXD2073S
Package Outline
Unit: mm
30PIN SDIP (PLASTIC)
+ 0.4 26.9 - 0.1
30
16
+ 0.3 8.5 - 0.1
+ 0.1 .05 0.25 - 0
15 1.778
1
0.5 MIN
+ 0.4 3.7 - 0.1
10.16
0 to 15
Two kinds of package surface: 1.All mat surface type. 2.All mirror surface type.
0.5 0.1 0.9 0.15
PACKAGE STRUCTURE
MOLDING COMPOUND SONY CODE EIAJ CODE JEDEC CODE SDIP-30P-01 SDIP030-P-0400 LEAD TREATMENT LEAD MATERIAL PACKAGE MASS EPOXY RESIN SOLDER/PALLADIUM PLATING COPPER ALLOY 1.8g
- 11 -
3.0 MIN


▲Up To Search▲   

 
Price & Availability of CXD2073S

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X